Error Control for Network-on-Chip Links

Error Control for Network-on-Chip Links
Author :
Publisher : Springer Science & Business Media
Total Pages : 159
Release :
ISBN-10 : 9781441993137
ISBN-13 : 1441993134
Rating : 4/5 (37 Downloads)

Book Synopsis Error Control for Network-on-Chip Links by : Bo Fu

Download or read book Error Control for Network-on-Chip Links written by Bo Fu and published by Springer Science & Business Media. This book was released on 2011-10-09 with total page 159 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book provides readers with a comprehensive review of the state of the art in error control for Network on Chip (NOC) links. Coverage includes detailed description of key issues in NOC error control faced by circuit and system designers, as well as practical error control techniques to minimize the impact of these errors on system performance.

Transient and Permanent Error Control for Networks-on-Chip

Transient and Permanent Error Control for Networks-on-Chip
Author :
Publisher : Springer Science & Business Media
Total Pages : 166
Release :
ISBN-10 : 9781461409625
ISBN-13 : 1461409624
Rating : 4/5 (25 Downloads)

Book Synopsis Transient and Permanent Error Control for Networks-on-Chip by : Qiaoyan Yu

Download or read book Transient and Permanent Error Control for Networks-on-Chip written by Qiaoyan Yu and published by Springer Science & Business Media. This book was released on 2011-11-18 with total page 166 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book addresses reliability and energy efficiency of on-chip networks using cooperative error control. It describes an efficient way to construct an adaptive error control codec capable of tracking noise conditions and adjusting the error correction strength at runtime. Methods are also presented to tackle joint transient and permanent error correction, exploiting the redundant resources already available on-chip. A parallel and flexible network simulator is also introduced, which facilitates examining the impact of various error control methods on network-on-chip performance.

Network-on-Chip

Network-on-Chip
Author :
Publisher : CRC Press
Total Pages : 392
Release :
ISBN-10 : 9781351831963
ISBN-13 : 1351831968
Rating : 4/5 (63 Downloads)

Book Synopsis Network-on-Chip by : Santanu Kundu

Download or read book Network-on-Chip written by Santanu Kundu and published by CRC Press. This book was released on 2018-09-03 with total page 392 pages. Available in PDF, EPUB and Kindle. Book excerpt: Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with the capability to produce a scalable, reusable, and high-performance communication backbone by allowing for the integration of a large number of cores on a single system-on-chip (SoC). This book provides a basic overview of topics associated with NoC-based design: communication infrastructure design, communication methodology, evaluation framework, and mapping of applications onto NoC. It details the design and evaluation of different proposed NoC structures, low-power techniques, signal integrity and reliability issues, application mapping, testing, and future trends. Utilizing examples of chips that have been implemented in industry and academia, this text presents the full architectural design of components verified through implementation in industrial CAD tools. It describes NoC research and developments, incorporates theoretical proofs strengthening the analysis procedures, and includes algorithms used in NoC design and synthesis. In addition, it considers other upcoming NoC issues, such as low-power NoC design, signal integrity issues, NoC testing, reconfiguration, synthesis, and 3-D NoC design. This text comprises 12 chapters and covers: The evolution of NoC from SoC—its research and developmental challenges NoC protocols, elaborating flow control, available network topologies, routing mechanisms, fault tolerance, quality-of-service support, and the design of network interfaces The router design strategies followed in NoCs The evaluation mechanism of NoC architectures The application mapping strategies followed in NoCs Low-power design techniques specifically followed in NoCs The signal integrity and reliability issues of NoC The details of NoC testing strategies reported so far The problem of synthesizing application-specific NoCs Reconfigurable NoC design issues Direction of future research and development in the field of NoC Network-on-Chip: The Next Generation of System-on-Chip Integration covers the basic topics, technology, and future trends relevant to NoC-based design, and can be used by engineers, students, and researchers and other industry professionals interested in computer architecture, embedded systems, and parallel/distributed systems.

Asynchronous On-Chip Networks and Fault-Tolerant Techniques

Asynchronous On-Chip Networks and Fault-Tolerant Techniques
Author :
Publisher : CRC Press
Total Pages : 381
Release :
ISBN-10 : 9781000578829
ISBN-13 : 1000578828
Rating : 4/5 (29 Downloads)

Book Synopsis Asynchronous On-Chip Networks and Fault-Tolerant Techniques by : Wei Song

Download or read book Asynchronous On-Chip Networks and Fault-Tolerant Techniques written by Wei Song and published by CRC Press. This book was released on 2022-05-10 with total page 381 pages. Available in PDF, EPUB and Kindle. Book excerpt: Asynchronous On-Chip Networks and Fault-Tolerant Techniques is the first comprehensive study of fault-tolerance and fault-caused deadlock effects in asynchronous on-chip networks, aiming to overcome these drawbacks and ensure greater reliability of applications. As a promising alternative to the widely used synchronous on-chip networks for multicore processors, asynchronous on-chip networks can be vulnerable to faults even if they can deliver the same performance with much lower energy and area compared with their synchronous counterparts – faults can not only corrupt data transmission but also cause a unique type of deadlock. By adopting a new redundant code along with a dynamic fault detection and recovery scheme, the authors demonstrate that asynchronous on-chip networks can be efficiently hardened to tolerate both transient and permanent faults and overcome fault-caused deadlocks. This book will serve as an essential guide for researchers and students studying interconnection networks, fault-tolerant computing, asynchronous system design, circuit design and on-chip networking, as well as for professionals interested in designing fault-tolerant and high-throughput asynchronous circuits.

On-Chip Communication Architectures

On-Chip Communication Architectures
Author :
Publisher : Morgan Kaufmann
Total Pages : 541
Release :
ISBN-10 : 9780080558288
ISBN-13 : 0080558283
Rating : 4/5 (88 Downloads)

Book Synopsis On-Chip Communication Architectures by : Sudeep Pasricha

Download or read book On-Chip Communication Architectures written by Sudeep Pasricha and published by Morgan Kaufmann. This book was released on 2010-07-28 with total page 541 pages. Available in PDF, EPUB and Kindle. Book excerpt: Over the past decade, system-on-chip (SoC) designs have evolved to address the ever increasing complexity of applications, fueled by the era of digital convergence. Improvements in process technology have effectively shrunk board-level components so they can be integrated on a single chip. New on-chip communication architectures have been designed to support all inter-component communication in a SoC design. These communication architecture fabrics have a critical impact on the power consumption, performance, cost and design cycle time of modern SoC designs. As application complexity strains the communication backbone of SoC designs, academic and industrial R&D efforts and dollars are increasingly focused on communication architecture design. On-Chip Communication Architecures is a comprehensive reference on concepts, research and trends in on-chip communication architecture design. It will provide readers with a comprehensive survey, not available elsewhere, of all current standards for on-chip communication architectures. - A definitive guide to on-chip communication architectures, explaining key concepts, surveying research efforts and predicting future trends - Detailed analysis of all popular standards for on-chip communication architectures - Comprehensive survey of all research on communication architectures, covering a wide range of topics relevant to this area, spanning the past several years, and up to date with the most current research efforts - Future trends that with have a significant impact on research and design of communication architectures over the next several years

Dependable Multicore Architectures at Nanoscale

Dependable Multicore Architectures at Nanoscale
Author :
Publisher : Springer
Total Pages : 294
Release :
ISBN-10 : 9783319544229
ISBN-13 : 3319544225
Rating : 4/5 (29 Downloads)

Book Synopsis Dependable Multicore Architectures at Nanoscale by : Marco Ottavi

Download or read book Dependable Multicore Architectures at Nanoscale written by Marco Ottavi and published by Springer. This book was released on 2017-08-28 with total page 294 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book provides comprehensive coverage of the dependability challenges in today's advanced computing systems. It is an in-depth discussion of all the technological and design-level techniques that may be used to overcome these issues and analyzes various dependability-assessment methods. The impact of individual application scenarios on the definition of challenges and solutions is considered so that the designer can clearly assess the problems and adjust the solution based on the specifications in question. The book is composed of three sections, beginning with an introduction to current dependability challenges arising in complex computing systems implemented with nanoscale technologies, and of the effect of the application scenario. The second section details all the fault-tolerance techniques that are applicable in the manufacture of reliable advanced computing devices. Different levels, from technology-level fault avoidance to the use of error correcting codes and system-level checkpointing are introduced and explained as applicable to the different application scenario requirements. Finally the third section proposes a roadmap of future trends in and perspectives on the dependability and manufacturability of advanced computing systems from the special point of view of industrial stakeholders. Dependable Multicore Architectures at Nanoscale showcases the original ideas and concepts introduced into the field of nanoscale manufacturing and systems reliability over nearly four years of work within COST Action IC1103 MEDIAN, a think-tank with participants from 27 countries. Academic researchers and graduate students working in multi-core computer systems and their manufacture will find this book of interest as will industrial design and manufacturing engineers working in VLSI companies.

Network-on-Chip Security and Privacy

Network-on-Chip Security and Privacy
Author :
Publisher : Springer Nature
Total Pages : 496
Release :
ISBN-10 : 9783030691318
ISBN-13 : 3030691314
Rating : 4/5 (18 Downloads)

Book Synopsis Network-on-Chip Security and Privacy by : Prabhat Mishra

Download or read book Network-on-Chip Security and Privacy written by Prabhat Mishra and published by Springer Nature. This book was released on 2021-06-04 with total page 496 pages. Available in PDF, EPUB and Kindle. Book excerpt: This book provides comprehensive coverage of Network-on-Chip (NoC) security vulnerabilities and state-of-the-art countermeasures, with contributions from System-on-Chip (SoC) designers, academic researchers and hardware security experts. Readers will gain a clear understanding of the existing security solutions for on-chip communication architectures and how they can be utilized effectively to design secure and trustworthy systems.